diff options
| author | Juan Marin Noguera <juan@mnpi.eu> | 2022-12-04 21:12:22 +0100 |
|---|---|---|
| committer | Juan Marin Noguera <juan@mnpi.eu> | 2022-12-04 21:12:22 +0100 |
| commit | 214b20d1614b09cd5c18e111df0f0d392af2e721 (patch) | |
| tree | 18e6ded17b7fe84129ebfe5149c9f77dd307d226 /fc | |
| parent | 43e23cdd2ae85a634c4d5c8d921cc671738682bf (diff) | |
Cambios estéticos y de compatibilidad (ver mensaje)
* Cambiado globalmente el formato de los conjuntos por comprehensión de la
notación con ":" a la más común con "|".
* Cambiado el formato de "|" en los conjuntos definidos con \left\{ y \right\}
para que la barra vertical sea tan grande como las llaves.
* Cambiado grafo del tema 4 de AED I de formato SVG a raster.
Antes de esto no compilaba porque ImageMagick tiene desactivada por seguridad
la conversión que LyX necesita para representar imágenes SVG. Se mantiene la
versión SVG en el repositorio por si fuera necesaria en el futuro.
* Cambiadas imágenes de puertas lógicas del tema 3 de FC a su versión PDF.
Antes se usaba la versión SVG, que causa los mismos problemas.
* Cambiadas imágenes en los apuntes de FC para que se miren como figuras.
* Marcadas algunas partes de BBDD como idioma inglés debido a fallos en LaTeX o
algunos paquetes cuando el idioma no es inglés. No afecta a la presentación.
* Añadidos saltos de línea donde hacía falta de los apuntes de ISO.
* Corregida referencia en tema 1 AC: ga -> GyA.
Diffstat (limited to 'fc')
| -rw-r--r-- | fc/AND_ANSI_Labelled.svg | bin | 6374 -> 4971 bytes | |||
| -rw-r--r-- | fc/NAND_ANSI_Labelled.svg | bin | 6769 -> 5038 bytes | |||
| -rw-r--r-- | fc/NOR_ANSI_Labelled.svg | bin | 6895 -> 5125 bytes | |||
| -rw-r--r-- | fc/Not-gate-en.svg | bin | 3508 -> 8263 bytes | |||
| -rw-r--r-- | fc/OR_ANSI_Labelled.svg | bin | 6461 -> 5064 bytes | |||
| -rw-r--r-- | fc/XOR_ANSI.svg | bin | 5376 -> 4961 bytes | |||
| -rw-r--r-- | fc/Xnor-gate-en.svg | bin | 4676 -> 9716 bytes | |||
| -rw-r--r-- | fc/n1.lyx | 51 | ||||
| -rw-r--r-- | fc/n3.lyx | 133 |
9 files changed, 166 insertions, 18 deletions
diff --git a/fc/AND_ANSI_Labelled.svg b/fc/AND_ANSI_Labelled.svg Binary files differindex ee294dc..5ee5c9c 100644 --- a/fc/AND_ANSI_Labelled.svg +++ b/fc/AND_ANSI_Labelled.svg diff --git a/fc/NAND_ANSI_Labelled.svg b/fc/NAND_ANSI_Labelled.svg Binary files differindex 7f97027..719786a 100644 --- a/fc/NAND_ANSI_Labelled.svg +++ b/fc/NAND_ANSI_Labelled.svg diff --git a/fc/NOR_ANSI_Labelled.svg b/fc/NOR_ANSI_Labelled.svg Binary files differindex 0fd18f9..01f63e4 100644 --- a/fc/NOR_ANSI_Labelled.svg +++ b/fc/NOR_ANSI_Labelled.svg diff --git a/fc/Not-gate-en.svg b/fc/Not-gate-en.svg Binary files differindex daf957b..523d62d 100644 --- a/fc/Not-gate-en.svg +++ b/fc/Not-gate-en.svg diff --git a/fc/OR_ANSI_Labelled.svg b/fc/OR_ANSI_Labelled.svg Binary files differindex 6275ef9..05b61be 100644 --- a/fc/OR_ANSI_Labelled.svg +++ b/fc/OR_ANSI_Labelled.svg diff --git a/fc/XOR_ANSI.svg b/fc/XOR_ANSI.svg Binary files differindex 6f14e5b..4981dec 100644 --- a/fc/XOR_ANSI.svg +++ b/fc/XOR_ANSI.svg diff --git a/fc/Xnor-gate-en.svg b/fc/Xnor-gate-en.svg Binary files differindex b205563..2a18ed0 100644 --- a/fc/Xnor-gate-en.svg +++ b/fc/Xnor-gate-en.svg @@ -134,9 +134,33 @@ esquema de Von Neumann \end_layout \begin_layout Standard +\begin_inset Float figure +wide false +sideways false +status open + +\begin_layout Plain Layout +\align center \begin_inset Graphics filename buses.png - width 100text% + width 90text% + +\end_inset + + +\end_layout + +\begin_layout Plain Layout +\begin_inset Caption Standard + +\begin_layout Plain Layout +Esquema von Neumann en un ordenador moderno. +\end_layout + +\end_inset + + +\end_layout \end_inset @@ -749,10 +773,33 @@ Unified Extensible Firmware Interface \end_layout \begin_layout Standard +\begin_inset Float figure +wide false +sideways false +status open + +\begin_layout Plain Layout \align center \begin_inset Graphics filename image.TZVI9Y.png - width 100text% + width 90text% + +\end_inset + + +\end_layout + +\begin_layout Plain Layout +\begin_inset Caption Standard + +\begin_layout Plain Layout +Placa base de un ordenador de escritorio típico. +\end_layout + +\end_inset + + +\end_layout \end_inset @@ -393,8 +393,9 @@ Puertas lógicas \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename AND_ANSI_Labelled.svg +\begin_inset External + template VectorGraphics + filename AND_ANSI_Labelled.pdf height 14pt \end_inset @@ -541,8 +542,9 @@ AND \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename OR_ANSI_Labelled.svg +\begin_inset External + template VectorGraphics + filename OR_ANSI_Labelled.pdf height 14pt \end_inset @@ -689,8 +691,9 @@ OR \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename XOR_ANSI.svg +\begin_inset External + template VectorGraphics + filename XOR_ANSI.pdf height 14pt \end_inset @@ -730,8 +733,9 @@ XOR \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename NAND_ANSI_Labelled.svg +\begin_inset External + template VectorGraphics + filename NAND_ANSI_Labelled.pdf height 14pt \end_inset @@ -767,8 +771,9 @@ NAND \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename NOR_ANSI_Labelled.svg +\begin_inset External + template VectorGraphics + filename NOR_ANSI_Labelled.pdf height 14pt \end_inset @@ -804,8 +809,9 @@ NOR \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename Xnor-gate-en.svg +\begin_inset External + template VectorGraphics + filename Xnor-gate-en.pdf height 14pt \end_inset @@ -909,8 +915,9 @@ XNOR \begin_inset Text \begin_layout Plain Layout -\begin_inset Graphics - filename Not-gate-en.svg +\begin_inset External + template VectorGraphics + filename Not-gate-en.pdf height 14pt \end_inset @@ -1047,6 +1054,12 @@ Circuito con \end_layout \begin_layout Standard +\begin_inset Float figure +wide false +sideways false +status open + +\begin_layout Plain Layout \align center \begin_inset Graphics filename image.RAWR9Y.png @@ -1057,6 +1070,23 @@ Circuito con \end_layout +\begin_layout Plain Layout +\begin_inset Caption Standard + +\begin_layout Plain Layout +Codificador. +\end_layout + +\end_inset + + +\end_layout + +\end_inset + + +\end_layout + \begin_layout Subsection Decodificador \end_layout @@ -1075,6 +1105,12 @@ Circuito con \end_layout \begin_layout Standard +\begin_inset Float figure +wide false +sideways false +status open + +\begin_layout Plain Layout \align center \begin_inset Graphics filename image.V5MB9Y.png @@ -1085,6 +1121,23 @@ Circuito con \end_layout +\begin_layout Plain Layout +\begin_inset Caption Standard + +\begin_layout Plain Layout +Decodificador. +\end_layout + +\end_inset + + +\end_layout + +\end_inset + + +\end_layout + \begin_layout Standard Podemos implementar una función con un decodificador conectando las salidas correspondientes a un @@ -1113,9 +1166,33 @@ Circuito con \end_layout \begin_layout Standard +\begin_inset Float figure +wide false +sideways false +status open + +\begin_layout Plain Layout +\align center \begin_inset Graphics filename image.0PXO9Y.png - width 100text% + width 90text% + +\end_inset + + +\end_layout + +\begin_layout Plain Layout +\begin_inset Caption Standard + +\begin_layout Plain Layout +Multiplexores. +\end_layout + +\end_inset + + +\end_layout \end_inset @@ -1186,9 +1263,33 @@ anchura \end_layout \begin_layout Standard +\begin_inset Float figure +wide false +sideways false +status open + +\begin_layout Plain Layout +\align center \begin_inset Graphics filename image.Y3EN9Y.png - width 100text% + width 90text% + +\end_inset + + +\end_layout + +\begin_layout Plain Layout +\begin_inset Caption Standard + +\begin_layout Plain Layout +Memoria ROM. +\end_layout + +\end_inset + + +\end_layout \end_inset |
